DIP CD4075BE CD4075 Gate / Inverter / Logic Or Gate Chip
The CD4075BE OR gates, provide the system designer with direct implementation of the positive-logic OR function and supplement the existing family of CMOS gates.
- Medium-Speed Operation - tPLH, tPHL = 60 ns (typ.) at VDD = 10 V
- 100% tested for quiescent current at 20 V
- The maximum input current of 1 µA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
- Standardized, symmetrical output characteristics
- Noise margin (full package-temperature range):
1 V at VDD = 5 V
2 V at VDD = 10 V
2.5 V at VDD = 15 V - 5-V, 10-V, and 15-V parametric ratings
- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of CMOS Devices.
Pinout and truth-table